B1.22
AArch32 Fault handling registers
The following table shows the Fault handling registers in the AArch32 Execution state.
Table B1-21 Fault handling registers
Name
CRn Op1 CRm Op2 Reset
Description
DFSR
c5
0
c0
0
UNK
B1.49 Data Fault Status Register
IFSR
1
UNK
B1.87 Instruction Fault Status Register
ADFSR
c1
0
0x00000000
B1.33 Auxiliary Data Fault Status Register
AIFSR
1
0x00000000
B1.35 Auxiliary Instruction Fault Status Register
DFAR
c6
0
c0
0
UNK
Data Fault Address Register, see the
Arm
®
Architecture Reference Manual
Armv8, for Armv8-A architecture profile
IFAR
2
UNK
Instruction Fault Address Register, see the
Arm
®
Architecture Reference Manual
Armv8, for Armv8-A architecture profile
The Virtualization registers include additional fault handling registers. See
for more information.
B1 AArch32 system registers
B1.22 AArch32 Fault handling registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-179
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......