B1.25
AArch32 Thread registers
The following table shows the miscellaneous operations.
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
for more
information.
Table B1-24 Miscellaneous System instructions
Name
CRn Op1 CRm Op2 Reset Description
TPIDRURW c13
0
c0
2
UNK
User Read/Write Thread ID Register
TPIDRURO
3
UNK
User Read-Only Thread ID Register
TPIDRPRW
4
UNK
EL1 only Thread ID Register
HTPIDR
4
c0
2
UNK
Hyp Software Thread ID Register
B1 AArch32 system registers
B1.25 AArch32 Thread registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-182
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......