Table B1-29 Memory access registers (continued)
Name
CRn Op1 CRm Op2 Reset
Width Description
CPUACTLR
-
0
c15
-
0x00000000090CA000
64-bit
B1.42 CPU Auxiliary Control Register
CPUECTLR
-
1
c15
-
0x0000000000000000
64-bit
B1.43 CPU Extended Control Register
CPUMERRSR -
2
c15
-
-
64-bit
B1.44 CPU Memory Error Syndrome Register
L2MERRSR
-
3
c15
-
-
64-bit
B1.94 L2 Memory Error Syndrome Register
B1 AArch32 system registers
B1.31 AArch32 Implementation defined registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-192
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......