1
The register is write accessible from EL2.
[3:2]
Reserved,
RES0
.
CPUECTLR access control, [1]
CPUECTLR write access control. The possible values are:
0
The register is not write accessible from a lower exception level. This is the reset value.
1
The register is write accessible from EL2.
CPUACTLR access control, [0]
CPUACTLR write access control. The possible values are:
0
The register is not write accessible from a lower exception level. This is the reset value.
1
The register is write accessible from EL2.
To access the ACTLR:
MRC p15, 0, <Rt>, c1, c0, 1 ; Read ACTLR into Rt
MCR p15, 0, <Rt>, c1, c0, 1 ; Write Rt to ACTLR
Register access is encoded as follows:
Table B1-30 ACTLR access encoding
coproc opc1 CRn CRm opc2
1111
000
0001 0000 001
B1 AArch32 system registers
B1.32 Auxiliary Control Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-194
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......