B1.70
Hyp Translation Control Register
The HTCR characteristics are:
Purpose
Controls translation table walks required for the stage 1 translation of memory accesses from
Hyp mode, and holds cacheability and shareability information for the accesses.
Usage constraints
This register is accessible as follows:
EL0
(NS)
EL0
(S)
EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
-
RW RW
-
Configurations
HTCR is architecturally mapped to AArch64 register TCR_EL2. See
Attributes
HTCR is a 32-bit register.
8 7
12 11
14 13
10 9
T0SZ
IRGN0
0
31
ORGN0
SH0
RES
0
3 2
30
24 23 22
RES
0
RES
1
RES
1
RES
0
Figure B1-26 HTCR bit assignments
[31]
Reserved,
RES1
.
[30:24]
Reserved,
RES0
.
[23]
Reserved,
RES1
.
[22:14]
Reserved,
RES0
.
SH0, [13:12]
Shareability attribute for memory associated with translation table walks using TTBR0. The
possible values are:
0b00
Non-shareable.
0b01
Reserved.
0b10
Outer shareable.
0b11
Inner shareable.
ORGN0, [11:10]
Outer cacheability attribute for memory associated with translation table walks using TTBR0.
The possible values are:
0b00
Normal memory, Outer Non-cacheable.
B1 AArch32 system registers
B1.70 Hyp Translation Control Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-263
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......