Indicates the implemented combined Compare and Branch instructions in the T32 instruction
set:
0x1
CBNZ
and
CBZ
.
Bitfield, [11:8]
Indicates the implemented bit field instructions:
0x1
BFC
,
BFI
,
SBFX
, and
UBFX
.
BitCount, [7:4]
Indicates the implemented Bit Counting instructions:
0x1
CLZ
.
Swap, [3:0]
Indicates the implemented Swap instructions in the A32 instruction set:
0x0
None implemented.
To access the ID_ISAR0:
MRC p15, 0, <Rt>, c0, c2, 0 ; Read ID_ISAR0 into Rt
Register access is encoded as follows:
Table B1-57 ID_ISAR0 access encoding
coproc opc1 CRn CRm opc2
1111
000
0000 0010 000
B1 AArch32 system registers
B1.74 Instruction Set Attribute Register 0
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-270
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......