B1.97
Multiprocessor Affinity Register
The MPIDR characteristics are:
Purpose
Provides an additional core identification mechanism for scheduling purposes in a cluster.
EDDEVAFF0 is a read-only copy of MPIDR accessible from the external debug interface.
Usage constraints
This register is accessible as follows:
EL0
(NS)
EL0
(S)
EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
RO
RO
RO
RO
RO
Configurations
The MPIDR is:
• Architecturally mapped to the AArch64 MPIDR_EL1[31:0] register. See
B2.84 Multiprocessor Affinity Register, EL1
• Mapped to external EDDEVAFF0 register.
There is one copy of this register that is used in both Secure and Non-secure states.
Attributes
MPIDR is a 32-bit register.
M
31 30 29
8 7
0
U
Aff2
Aff0
25 24
MT
23
Aff1
RES
0
16 15
Figure B1-51 MPIDR bit assignments
M, [31]
Reserved,
RES1
.
U, [30]
Indicates a uniprocessor system, as distinct from core 0 in a multiprocessor system. This value is
one of:
0
Processor is part of a multiprocessor system. This is the value for implementations
with more than one core, and for implementations with an ACE or CHI interface.
1
Processor is part of a uniprocessor system. This is the value for single core
implementations with an AXI master interface.
[29:25]
Reserved,
RES0
.
MT, [24]
Indicates whether the lowest level of affinity consists of logical cores that are implemented
using a multi-threading type approach. This value is:
0
Performance of cores at the lowest affinity level is largely independent.
B1 AArch32 system registers
B1.97 Multiprocessor Affinity Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-315
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......