B1.122 Virtualization Translation Control Register
The VTCR characteristics are:
Purpose
Controls the translation table walks required for the stage 2 translation of memory accesses from
Non-secure modes other than Hyp mode, and holds cacheability and shareability information for
the accesses.
Usage constraints
This register is accessible as follows:
EL0
(NS)
EL0
(S)
EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
-
RW RW
-
Used in conjunction with VTTBR, that defines the translation table base address for the
translations.
Configurations
VTCR is architecturally mapped to AArch64 register VTCR_EL2. See
Translation Control Register, EL2
This register is accessible only at EL2 or EL3.
Attributes
VTCR is a 32-bit register.
31
0
RES
0
5
6
7
8
9
10
11
12
13
14
ORGN0
IRGN0
SH0
SL0
T0SZ
S
RES
0
3
4
RES
1
30
Figure B1-70 VTCR bit assignments
[31]
Reserved,
RES1
.
[30:14]
Reserved,
RES0
.
SH0, [13:12]
Shareability attribute for memory associated with translation table walks using TTBR0.
0b00
Non-shareable.
0b01
Reserved.
0b10
Outer Shareable.
0b11
Inner Shareable.
ORGN0, [11:10]
Outer cacheability attribute for memory associated with translation table walks using TTBR0.
0b00
Normal memory, Outer Non-cacheable.
0b01
Normal memory, Outer Write-Back Write-Allocate Cacheable.
B1 AArch32 system registers
B1.122 Virtualization Translation Control Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-357
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......