•
B2.24 Auxiliary ID Register, EL1
•
B2.25 Auxiliary Memory Attribute Indirection Register, EL1
•
B2.26 Auxiliary Memory Attribute Indirection Register, EL2
•
B2.27 Auxiliary Memory Attribute Indirection Register, EL3
•
B2.28 Configuration Base Address Register, EL1
•
B2.29 Cache Size ID Register, EL1
•
B2.30 Cache Level ID Register, EL1
•
B2.31 Architectural Feature Access Control Register, EL1
•
B2.32 Architectural Feature Trap Register, EL2
•
B2.33 Architectural Feature Trap Register, EL3
•
B2.34 Cache Size Selection Register, EL1
•
B2.35 Cache Type Register, EL0
•
B2.36 CPU Auxiliary Control Register, EL1
•
B2.37 CPU Extended Control Register, EL1
•
B2.38 CPU Memory Error Syndrome Register, EL1
•
B2.39 Domain Access Control Register, EL2
•
B2.40 Data Cache Zero ID Register, EL0
•
B2.41 Exception Syndrome Register, EL1
•
B2.42 Exception Syndrome Register, EL2
•
B2.43 Exception Syndrome Register, EL3
•
B2.44 Fault Address Register, EL1
•
B2.45 Fault Address Register, EL2
•
B2.46 Fault Address Register, EL3
•
B2.47 Hyp Auxiliary Configuration Register, EL2
•
B2.48 Hypervisor Configuration Register, EL2
•
B2.49 Hypervisor IPA Fault Address Register, EL2
•
B2.50 Hyp System Trap Register, EL2
•
B2.51 AArch64 Debug Feature Register 0, EL1
•
B2.52 AArch64 Instruction Set Attribute Register 0, EL1
•
B2.53 AArch64 Memory Model Feature Register 0, EL1
•
B2.54 AArch64 Processor Feature Register 0, EL1
•
B2.55 AArch32 Auxiliary Feature Register 0, EL1
•
B2.56 AArch32 Debug Feature Register 0, EL1
•
B2.57 AArch32 Instruction Set Attribute Register 0, EL1
•
B2.58 AArch32 Instruction Set Attribute Register 1, EL1
•
B2.59 AArch32 Instruction Set Attribute Register 2, EL1
•
B2.60 AArch32 Instruction Set Attribute Register 3, EL1
•
B2.61 AArch32 Instruction Set Attribute Register 4, EL1
•
B2.62 AArch32 Instruction Set Attribute Register 5, EL1
•
B2.63 AArch32 Memory Model Feature Register 0, EL1
•
B2.64 AArch32 Memory Model Feature Register 1, EL1
•
B2.65 AArch32 Memory Model Feature Register 2, EL1
•
B2.66 AArch32 Memory Model Feature Register 3, EL1
•
B2.67 AArch32 Processor Feature Register 0, EL1
•
B2.68 AArch32 Processor Feature Register 1, EL1
•
B2.69 Instruction Fault Status Register, EL2
•
B2.70 IFSR32_EL2 with Short-descriptor translation table format
•
B2.71 IFSR32_EL2 with Long-descriptor translation table format
•
B2.72 Interrupt Status Register, EL1
•
B2.73 L2 Auxiliary Control Register, EL1
•
B2.74 L2 Control Register, EL1
•
B2.75 L2 Extended Control Register, EL1
•
B2.76 L2 Memory Error Syndrome Register, EL1
•
B2.77 Memory Attribute Indirection Register, EL1
•
B2.78 Memory Attribute Indirection Register, EL2
•
B2.79 Memory Attribute Indirection Register, EL3
B2 AArch64 system registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-360
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......