•
B2.80 Monitor Debug Configuration Register, EL2
•
B2.81 Monitor Debug Configuration Register, EL3
•
B2.82 Monitor Debug System Control Register, EL1
•
•
B2.84 Multiprocessor Affinity Register, EL1
•
B2.85 Physical Address Register, EL1
•
B2.86 Revision ID Register, EL1
•
B2.87 Reset Management Register, EL3
•
B2.88 Reset Vector Base Address Register, EL3
•
B2.89 Secure Configuration Register, EL3
•
B2.90 System Control Register, EL1
•
B2.91 System Control Register, EL2
•
B2.92 System Control Register, EL3
•
B2.93 Secure Debug Enable Register, EL3
•
B2.94 Translation Control Register, EL1
•
B2.95 Translation Control Register, EL2
•
B2.96 Translation Control Register, EL3
•
B2.97 Translation Table Base Register 0, EL1
•
B2.98 Translation Table Base Register 1, EL1
•
B2.99 Translation Table Base Register 0, EL3
•
B2.100 Vector Base Address Register, EL1
•
B2.101 Vector Base Address Register, EL2
•
B2.102 Vector Base Address Register, EL3
•
B2.103 Virtualization Multiprocessor ID Register, EL2
•
B2.104 Virtualization Processor ID Register, EL2
•
B2.105 Virtualization Translation Control Register, EL2
B2 AArch64 system registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-361
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......