B2.9
AArch64 Miscellaneous operations
The following table shows the miscellaneous operations in AArch64 state.
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
for more
information about these operations.
Table B2-9 AArch64 miscellaneous system operations
Name
Type
Reset Width Description
TPIDR_EL0
RW
UNK
64
Thread Pointer / ID Register, EL0
TPIDR_EL1
RW
UNK
64
Thread Pointer / ID Register, EL1
TPIDRRO_EL0 RW
RO at EL0.
UNK
64
Thread Pointer / ID Register, read-only, EL0
TPIDR_EL2
RW
UNK
64
Thread Pointer / ID Register, EL2
TPIDR_EL3
RW
UNK
64
Thread Pointer / ID Register, EL3
B2 AArch64 system registers
B2.9 AArch64 Miscellaneous operations
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-372
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......