Table B2-10 AArch64 performance monitor registers (continued)
Name
Type Reset
Width Description
PMUSERENR_EL0
RW
0x00000000
32
Performance Monitors User Enable Register
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture
profile
for more information.
PMINTENSET_EL1
RW
UNK
32
Performance Monitors Interrupt Enable Set Register
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture
profile
for more information.
PMINTENCLR_EL1 RW
UNK
32
Performance Monitors Interrupt Enable Clear Register
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture
profile
for more information.
PMOVSSET_EL0
RW
UNK
32
Performance Monitors Overflow Flag Status Set Register
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture
profile
for more information.
PMEVCNTR0_EL0
RW
UNK
32
Performance Monitor Event Count Registers
PMEVCNTR1_EL0
RW
UNK
32
PMEVCNTR2_EL0
RW
UNK
32
PMEVCNTR3_EL0
RW
UNK
32
PMEVCNTR4_EL0
RW
UNK
32
PMEVCNTR5_EL0
RW
UNK
32
PMEVTYPER0_EL0 RW
UNK
32
Performance Monitor Event Type Registers
PMEVTYPER1_EL0 RW
UNK
32
PMEVTYPER2_EL0 RW
UNK
32
PMEVTYPER3_EL0 RW
UNK
32
PMEVTYPER4_EL0 RW
UNK
32
PMEVTYPER5_EL0 RW
UNK
32
PMCCFILTR_EL0
RW
0x00000000
32
Performance Monitors Cycle Count Filter Register
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture
profile
for more information.
B2 AArch64 system registers
B2.10 AArch64 Performance monitor registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-374
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......