Table B2-17 AArch64 implementation defined registers (continued)
Name
Type Reset
Width Description
CPUECTLR_EL1
RW
0x0000000000000000
64
B2.37 CPU Extended Control Register, EL1
Mapped to a 64-bit AArch32 register.
CPUMERRSR_EL1 RW
-
64
B2.38 CPU Memory Error Syndrome Register, EL1
Mapped to a 64-bit AArch32 register.
L2MERRSR_EL1
RW
-
64
B2.76 L2 Memory Error Syndrome Register, EL1
Mapped to a 64-bit AArch32 register.
CBAR_EL1
RO
-
64
B2.28 Configuration Base Address Register, EL1
The reset value depends on the
PERIPHBASE
signal.
CDBGDR0_EL3
RO
UNK
32
Cache Debug Data Register 0, see
.
CDBGDR1_EL3
RO
UNK
32
Cache Debug Data Register 1, see
.
CDBGDR2_EL3
RO
UNK
32
Cache Debug Data Register 2, see
.
CDBGDR3_EL3
RO
UNK
32
Cache Debug Data Register 3, see
.
CDBGDCT_EL3
WO
UNK
32
Cache Debug Data Cache Tag Read Operation Register, see
C5.1 About direct access to internal memory
CDBGICT_EL3
WO
UNK
32
Cache Debug Instruction Cache Tag Read Operation Register, see
C5.1 About direct access to internal memory
CDBGDCD_EL3
WO
UNK
32
Cache Debug Cache Debug Data Cache Data Read Operation
Register, see
C5.1 About direct access to internal memory
.
CDBGICD_EL3
WO
UNK
32
Cache Debug Instruction Cache Data Read Operation Register, see
C5.1 About direct access to internal memory
CDBGTD_EL3
WO
UNK
32
Cache Debug TLB Data Read Operation Register, see
direct access to internal memory
B2 AArch64 system registers
B2.18 AArch64 Implementation defined registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-385
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......