B2.21
Auxiliary Control Register, EL3
The ACTLR_EL3 characteristics are:
Purpose
Controls write access to
IMPLEMENTATION DEFINED
registers in EL2, such as CPUACTLR,
CPUECTLR, L2CTLR, L2ECTLR, and L2ACTLR.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
-
RW
RW
Configurations
ACTLR_EL3 is mapped to AArch32 register ACTLR (S). See
B1.32 Auxiliary Control Register
.
Attributes
ACTLR_EL3 is a 32-bit register.
RES
0
31
7 6 5
1 0
RES
0
4 3 2
L2ACTLR_EL1 access control
L2ECTLR_EL1 access control
L2CTLR_EL1 access control
CPUECTLR_EL1 access control
CPUACTLR_EL1 access control
Figure B2-2 ACTLR_EL3 bit assignments
[31:7]
Reserved,
RES0
.
L2ACTLR_EL1 access control, [6]
L2ACTLR_EL1 write access control. The possible values are:
0
The register is not write accessible from a lower exception level. This is the reset value.
1
The register is write accessible from EL2.
L2ECTLR_EL1 access control, [5]
L2ECTLR_EL1 write access control. The possible values are:
0
The register is not write accessible from a lower exception level. This is the reset value.
1
The register is write accessible from EL2.
L2CTLR_EL1 access control, [4]
L2CTLR_EL1 write access control. The possible values are:
0
The register is not write accessible from a lower exception level. This is the reset value.
1
The register is write accessible from EL2.
[3:2]
Reserved,
RES0
.
B2 AArch64 system registers
B2.21 Auxiliary Control Register, EL3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-389
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......