B2.32
Architectural Feature Trap Register, EL2
The CPTR_EL2 characteristics are:
Purpose
Controls trapping to EL2 for accesses to CPACR, Trace functionality and registers associated
with Advanced SIMD and floating-point execution. Controls EL2 access to this functionality.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
RW RW
RW
Configurations
CPTR_EL2 is architecturally mapped to AArch32 register HCPTR. See
Architectural Feature Trap Register
Attributes
CPTR_EL2 is a 32-bit register.
31
0
RES
0
RES
1
TFP
TCPAC
20 19
21
10 9
11
RES
0
TTA
13 12
14
RES
1
RES
0
30
Figure B2-7 CPTR_EL2 bit assignments
TCPAC, [31]
Traps direct access to CPACR from Non-secure EL1 to EL2. The possible values are:
0
Access to CPACR is not trapped. This is the reset value.
1
Access to CPACR is trapped.
[30:21]
Reserved,
RES0
.
TTA, [20]
Trap Trace Access.
Not implemented.
RES0
.
[19:14]
Reserved,
RES0
.
[13:12]
Reserved,
RES1
.
[11]
Reserved,
RES0
.
TFP, [10]
Traps instructions that access registers associated with Advanced SIMD and floating-point
execution from a lower exception level to EL2, unless trapped to EL1. The possible values are:
B2 AArch64 system registers
B2.32 Architectural Feature Trap Register, EL2
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-404
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......