0
Instructions are not trapped. This is the reset value if Advanced SIMD and floating-point are
implemented.
1
Instructions are trapped. This is always the value if Advanced SIMD and floating-point are
not implemented.
[9:0]
Reserved,
RES1
.
To access the CPTR_EL2:
MRS <Xt>, CPTR_EL2 ; Read CPTR_EL2 into Xt
MSR CPTR_EL2, <Xt> ; Write Xt to CPTR_EL2
B2 AArch64 system registers
B2.32 Architectural Feature Trap Register, EL2
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-405
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......