0
Does not cause any instruction to be trapped.This is the reset value if the Advanced SIMD
and floating-point support is implemented.
1
Causes any instructions that use the registers associated with Advanced SIMD or floating-
point execution to be trapped. This is always the value if the Advanced SIMD and floating-
point support is not implemented.
[9:0]
Reserved,
RES0
.
To access the CPTR_EL3:
MRS <Xt>, CPTR_EL3 ; Read CPTR_EL3 into Xt
MSR CPTR_EL3, <Xt> ; Write Xt to CPTR_EL3
B2 AArch64 system registers
B2.33 Architectural Feature Trap Register, EL3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-407
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......