Indicates whether
AES
instructions are implemented. The possible values are:
0b0000
No
AES
instructions implemented. This is the value if the implementation does not
include the Cryptographic Extension.
0b0010 AESE
,
AESD
,
AESMC
, and
AESIMC
implemented, plus
PMULL
and
PMULL2
instructions
operating on 64-bit data. This is the value if the implementation includes the
Cryptographic Extension.
All other values reserved.
[3:0]
Reserved,
RES0
.
To access the ID_AA64ISAR0_EL1:
MRS <Xt>, ID_AA64ISAR0_EL1 ; Read ID_AA64ISAR0_EL1 into Xt
Register access is encoded as follows:
Table B2-45 ID_AA64ISAR0_EL1 access encoding
op0 op1 CRn CRm op2
11
000 0000 0110 000
B2 AArch64 system registers
B2.52 AArch64 Instruction Set Attribute Register 0, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-447
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......