ASIDBits, [7:4]
Number of ASID bits:
0b0010
16 bits.
PARange, [3:0]
Physical address range supported:
0b0010
40 bits, 1TB.
To access the ID_AA64MMFR0_EL1:
MRS <Xt>, ID_AA64MMFR0_EL1 ; Read ID_AA64MMFR0_EL1 into Xt
Register access is encoded as follows:
Table B2-46 ID_AA64MMFR0_EL1 access encoding
op0 op1 CRn CRm op2
11
000 0000 0111
000
B2 AArch64 system registers
B2.53 AArch64 Memory Model Feature Register 0, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-449
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......