0x2
AESE
,
AESD
,
AESMC
and
AESIMC
, plus
PMULL
and
PMULL2
instructions operating on 64-
bit data.
SEVL, [3:0]
Indicates whether the
SEVL
instruction is implemented:
0x1
SEVL
implemented to send event local.
To access the ID_ISAR5_EL1:
MRS <Xt>, ID_ISAR5_EL1 ; Read ID_ISAR5_EL1 into Xt
Register access is encoded as follows:
Table B2-54 ID_ISAR5_EL1 access encoding
op0 op1 CRn CRm op2
11
000 0000 0010 101
B2 AArch64 system registers
B2.62 AArch32 Instruction Set Attribute Register 5, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-466
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......