WXN, [19]
Force treatment of all memory regions with write permissions as XN. The possible values are:
0
Regions with write permissions are not forced XN. This is the reset value.
1
Regions with write permissions are forced XN.
[18]
Reserved,
RES1
.
[17]
Reserved,
RES0
.
[16]
Reserved,
RES1
.
[15:13]
Reserved,
RES0
.
I, [12]
Global instruction cache enable. The possible values are:
0
Instruction caches disabled. This is the reset value.
1
Instruction caches enabled.
[11]
Reserved,
RES1
.
[10:6]
Reserved,
RES0
.
[5:4]
Reserved,
RES1
.
SA, [3]
Enables stack alignment check. The possible values are:
0
Disables stack alignment check.
1
Enables stack alignment check. This is the reset value.
C, [2]
Global enable for data and unifies caches. The possible values are:
0
Disables data and unified caches. This is the reset value.
1
Enables data and unified caches.
A, [1]
Enable alignment fault check The possible values are:
0
Disables alignment fault checking. This is the reset value.
1
Enables alignment fault checking.
M, [0]
Global enable for the EL3 MMU. The possible values are:
0
Disables EL3 MMU. This is the reset value.
1
Enables EL3 MMU.
B2 AArch64 system registers
B2.92 System Control Register, EL3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-533
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......