Table C5-10 TLB encoding for memory types and shareability (continued)
Bits Memory type
Description
[3:2] Device
Device type:
00
nGnRnE.
01
nGnRE.
10
nGRE.
11
GRE.
Non-coherent, Outer WB
Non-coherent, Outer WT
Coherent, Inner WB and Outer WB
Outer allocation hint:
00
NA.
01
WA.
10
RA.
11
WRA.
Non-coherent, Outer NC
Inner type:
00
NC.
01
WB.
10
WT.
11
Unused.
[1:0] Device
Non-coherent, Outer WB
Non-coherent, Outer NC
Non-coherent, Outer WT
Coherent, Inner WB and Outer WB
Shareability:
00
Non-shareable.
01
Unused.
10
Outer shareable.
11
Inner shareable.
Related information
C5.5 Encoding for walk cache
C5.1 About direct access to internal memory
C5 Direct access to internal memory
C5.4 Encoding for the main TLB RAM
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C5-616
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......