0x6
The processor implements Armv8 Debug architecture.
DEVID_imp, [15]
Reserved, RAO.
nSUHD_imp, [14]
Secure User Halting Debug not implemented bit. The value is:
1
The processor does not implement Secure User Halting Debug.
PCSR_imp, [13]
Reserved,
RAZ
.
SE, [12]
EL3 implemented. The value is:
1
The processor implements EL3.
[11:0]
Reserved,
RES0
.
To access the DBGDIDR:
MRC p14, 0, <Rt>, c0, c0, 0; Read Debug ID Register
C6 AArch32 debug registers
C6.4 Debug ID Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C6-629
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......