Table C7-1 AArch64 debug register summary (continued)
Name
Type Reset
Width Description
DBGBCR4_EL1
RW
-
32
C7.2 Debug Breakpoint Control Registers, EL1
DBGBVR5_EL1
RW
-
64
Debug Breakpoint Value Register 5
DBGBCR5_EL1
RW
-
32
C7.2 Debug Breakpoint Control Registers, EL1
OSECCR_EL1
RW
-
32
Debug OS Lock Exception Catch Register
MDCCSR_EL0
RO
-
32
Monitor Debug Comms Channel Status Register
DBGDTR_EL0
RW
-
64
Debug Data Transfer Register, half-duplex
DBGDTRTX_EL0
WO
-
32
Debug Data Transfer Register, Transmit, Internal View
DBGDTRRX_EL0
RO
-
32
Debug Data Transfer Register, Receive, Internal View
DBGVCR32_EL2
RW
-
32
Debug Vector Catch Register
MDRAR_EL1
RO
Resets to the physical
address of the ROM
table +3.
64
Debug ROM Address Register
OSLAR_EL1
WO
-
32
Debug OS Lock Access Register
OSLSR_EL1
RO
0x0000000A
32
Debug OS Lock Status Register
OSDLR_EL1
RW
0x00000000
32
Debug OS Double Lock Register
DBGPRCR_EL1
RW
-
32
Debug Power/Reset Control Register
DBGCLAIMSET_EL1
RW
0x000000FF
32
Debug Claim Tag Set Register
DBGCLAIMCLR_EL1
RW
0x00000000
32
Debug Claim Tag Clear Register
DBGAUTHSTATUS_EL1 RO
-
32
Debug Authentication Status Register
C7 AArch64 debug registers
C7.1 AArch64 debug register summary
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C7-635
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......