C8.13
External Debug Peripheral Identification Register 4
The EDPIDR4 characteristics are:
Purpose
Provides information to identify an external debug component.
Usage constraints
This register is accessible as follows:
Off DLK OSLK EDAD SLK Default
-
-
-
-
-
RO
Table C1-1 Conditions on external register access to debug registers
the condition codes.
Configurations
The EDPIDR4 is in the Debug power domain.
Attributes
See
C8.1 Memory-mapped debug register summary
.
RES
0
31
0
3
4
DES_2
7
8
Size
Figure C8-11 EDPIDR4 bit assignments
[31:8]
Reserved,
RES0
.
Size, [7:4]
0x0
Size of the component. Log
2
the number of 4KB pages from the start of the component to
the end of the component ID registers.
DES_2, [3:0]
0x4
Arm Limited. This is the least significant nibble JEP106 continuation code.
The EDPIDR4 can be accessed through the external debug interface, offset
0xFD0
.
C8 Memory-mapped debug registers
C8.13 External Debug Peripheral Identification Register 4
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C8-662
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......