Chapter C10
PMU registers
This chapter describes the PMU registers.
It contains the following sections:
•
C10.1 AArch32 PMU register summary
•
C10.2 Performance Monitors Control Register
•
C10.3 Performance Monitors Common Event Identification Register 0
•
C10.4 Performance Monitors Common Event Identification Register 1
•
C10.5 AArch64 PMU register summary
•
C10.6 Performance Monitors Control Register, EL0
•
C10.7 Performance Monitors Common Event Identification Register 0, EL0
•
C10.8 Performance Monitors Common Event Identification Register 1, EL0
•
C10.9 Memory-mapped PMU register summary
•
C10.10 Performance Monitors Configuration Register
•
C10.11 Performance Monitors Peripheral Identification Registers
•
C10.12 Performance Monitors Peripheral Identification Register 0
•
C10.13 Performance Monitors Peripheral Identification Register 1
•
C10.14 Performance Monitors Peripheral Identification Register 2
•
C10.15 Performance Monitors Peripheral Identification Register 3
•
C10.16 Performance Monitors Peripheral Identification Register 4
•
C10.17 Performance Monitors Peripheral Identification Register 5-7
•
C10.18 Performance Monitors Component Identification Registers
•
C10.19 Performance Monitors Component Identification Register 0
•
C10.20 Performance Monitors Component Identification Register 1
•
C10.21 Performance Monitors Component Identification Register 2
•
C10.22 Performance Monitors Component Identification Register 3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C10-689
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......