C11.31 Implementation Specific Register 0
The TRCIMSPEC0 characteristics are:
Purpose
Shows the presence of any implementation specific features, and enables any features that are
provided.
Usage constraints
There are no usage constraints.
Configurations
Available in all configurations.
Attributes
See
31
0
RES
0
4
SUPPORT
3
Figure C11-30 TRCIMSPEC0 bit assignments
[31:4]
Reserved,
RES0
.
SUPPORT, [3:0]
0
No implementation specific extensions are supported.
The TRCIMSPEC0 can be accessed through the external debug interface, offset
0x1C0
.
C11 ETM registers
C11.31 Implementation Specific Register 0
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C11-772
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......