C11.44 Power Down Status Register
The TRCPDSR characteristics are:
Purpose
Indicates the power down status of the ETM trace unit.
Usage constraints
There are no usage constraints.
Configurations
Available in all configurations.
Attributes
See
RES
0
RES
0
31
6 5 4
2 1 0
OSLK
STICKYPD
POWER
Figure C11-43 TRCPDSR bit assignments
[31:6]
Reserved,
RES0
.
OSLK, [5]
OS lock status.
0
The OS Lock is unlocked.
1
The OS Lock is locked.
[4:2]
Reserved,
RES0
.
STICKYPD, [1]
Sticky power down state.
0
Trace register power has not been removed since the TRCPDSR was last read.
1
Trace register power has been removed since the TRCPDSR was last read.
This bit is set to 1 when power to the ETM trace unit registers is removed, to indicate that
programming state has been lost. It is cleared after a read of the TRCPDSR.
POWER, [0]
Indicates the ETM trace unit is powered:
0
ETM trace unit is not powered. The trace registers are not accessible and they all
return an error response.
1
ETM trace unit is powered. All registers are accessible.
If a system implementation allows the ETM trace unit to be powered off independently of the
debug power domain, the system must handle accesses to the ETM trace unit appropriately.
The TRCPDSR can be accessed through the external debug interface, offset
0x314
.
C11 ETM registers
C11.44 Power Down Status Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C11-790
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......