B.1
Use of R15 by Instruction
If the use of R15 as a base register for a load or store is
UNPREDICTABLE
, the value used by the load or store
using R15 as a base register is the
Program Counter
(PC) with its usual offset and, in the case of T32
instructions, with the forced word alignment. In this case, if the instruction specifies Writeback, then the
load or store is performed without Writeback.
The Cortex
‑
A35 core does not implement a
Read 0
or
Ignore Write
policy on
UNPREDICTABLE
use of R15
by instruction. Instead, the Cortex
‑
A35 core takes an
UNDEFINED
exception trap.
B AArch32 UNPREDICTABLE Behaviors
B.1 Use of R15 by Instruction
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
Appx-B-882
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......