B1.51
DFSR with Long-descriptor translation table format
DFSR has a specific format when using the Long-descriptor translation table format.
The following figure shows the DFSR bit assignments when using the Long-descriptor translation table
format.
31
14 13 12 11 10 9 8
5
0
RES
0
1
CM
ExT
WnR
RES
0
Status
6
RES
0
Figure B1-14 DFSR bit assignments for Long-descriptor translation table format
[31:14]
Reserved,
RES0
.
CM, [13]
Cache maintenance fault. For synchronous faults, this bit indicates whether a cache maintenance
operation generated the fault:
0
Abort not caused by a cache maintenance operation.
1
Abort caused by a cache maintenance operation.
ExT, [12]
External abort type. This field indicates whether an AXI Decode or Slave error caused an abort:
0
External abort marked as DECERR.
1
External abort marked as SLVERR.
For aborts other than external aborts this bit always returns 0.
WnR, [11]
Write not Read bit. This field indicates whether the abort was caused by a write or a read access:
0
Abort caused by a read access.
1
Abort caused by a write access.
For faults on CP15 cache maintenance operations, including the VA to PA translation
operations, this bit always returns a value of 1.
[10]
Reserved,
RES0
.
[9]
RAO.
[8:6]
Reserved,
RES0
.
Status, [5:0]
Fault Status bits. This field indicates the type of exception generated. Any encoding not listed is
reserved.
0b000000
Address size fault in TTBR0 or TTBR1.
0b0001LL
Translation fault, LL bits indicate level.
B1 AArch32 system registers
B1.51 DFSR with Long-descriptor translation table format
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-226
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......