B1.55
Hyp Auxiliary Control Register
The HACTLR characteristics are:
Purpose
Controls write access to
IMPLEMENTATION DEFINED
registers in Non-secure EL1 modes, such as
CPUACTLR, CPUECTLR, L2CTLR, L2ECTLR, and L2ACTLR.
Usage constraints
This register is accessible as follows:
EL0
(NS)
EL0
(S)
EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
-
RW RW
-
Configurations
The HACTLR is architecturally mapped to the AArch64 ACTLR_EL2 register. See
B2.20 Auxiliary Control Register, EL2
.
Attributes
HACTLR is a 32-bit register.
31
0
RES
0
L2ACTLR access control
1
2
3
4
5
6
7
L2ECTLR access control
L2CTLR access control
RES
0
CPUECTLR access control
CPUACTLR access control
Figure B1-15 HACTLR bit assignments
[31:7]
Reserved,
RES0
.
L2ACTLR access control, [6]
L2ACTLR write access control. The possible values are:
0
The register is not write accessible from Non-secure EL1.
This is the reset value.
1
The register is write accessible from Non-secure EL1.
Write access from Non-secure EL1 also requires ACTLR(S)[6] to be set.
L2ECTLR access control, [5]
L2ECTLR write access control. The possible values are:
0
The register is not write accessible from Non-secure EL1.
This is the reset value.
1
The register is write accessible from Non-secure EL1.
Write access from Non-secure EL1 also requires ACTLR(S)[5] to be set.
B1 AArch32 system registers
B1.55 Hyp Auxiliary Control Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-231
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......