B1.110 Translation Table Base Control Register
The TTBCR characteristics are:
Purpose
Determines which of the Translation Table Base Registers defines the base address for a
translation table walk required for the stage 1 translation of a memory access from any mode
other than Hyp mode. Also controls the translation table format and, when using the Long-
descriptor translation table format, holds cacheability and shareability information.
Usage constraints
This register is accessible as follows:
EL0
(NS)
EL0
(S)
EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
RW
RW RW RW
RW
The processor does not use the implementation-defined bit, TTBCR[30], when using the Long-
descriptor translation table format, so this bit is
RES0
.
Configurations
TTBCR (NS) is architecturally mapped to AArch64 register TCR_EL1. See
If EL3 is using AArch32, there are separate Secure and Non-secure instances of this register.
If EL3 is using AArch32, write access to TTBCR(S) is disabled when the
CP15SDISABLE2
signal is asserted HIGH.
Attributes
TTBCR is a 32-bit register.
There are two formats for this register. TTBCR.EAE determines which format of the register is used.
B1 AArch32 system registers
B1.110 Translation Table Base Control Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-341
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......