B2.4
AArch64 Virtual memory control registers
The following table shows the virtual memory control registers in AArch64 state.
Bits[63:32] are reset to
0x00000000
for all 64-bit registers in the table.
Table B2-3 AArch64 virtual memory control registers
Name
Type Reset
Width Description
SCTLR_EL1
RW
0x00C50838
32
B2.90 System Control Register, EL1
The reset value depends on primary inputs
CFGTE
and
CFGEND
.
The value listed here assumes these signals are LOW.
SCTLR_EL2
RW
0x30C50838
32
B2.91 System Control Register, EL2
The reset value depends on primary inputs
CFGTE
,
CFGEND
and
VINITHI
. The value listed here assumes these signals are LOW.
SCTLR_EL3
RW
0x00C50838
32
B2.92 System Control Register, EL3
The reset value depends on primary inputs
CFGTE
,
CFGEND
and
VINITHI
. The value listed here assumes these signals are LOW.
TTBR0_EL1
RW
UNK
64
B2.97 Translation Table Base Register 0, EL1
TTBR1_EL1
RW
UNK
64
B2.98 Translation Table Base Register 1, EL1
TCR_EL1
RW
UNK
64
B2.94 Translation Control Register, EL1
TTBR0_EL2
RW
UNK
64
Translation Table Base Address Register 0, EL2
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A
architecture profile
.
TCR_EL2
RW
UNK
32
B2.95 Translation Control Register, EL2
VTTBR_EL2
RW
UNK
64
Virtualization Translation Table Base Address Register, EL2
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A
architecture profile
.
VTCR_EL2
RW
UNK
32
B2.105 Virtualization Translation Control Register, EL2
TTBR0_EL3
RW
UNK
64
B2.99 Translation Table Base Register 0, EL3
TCR_EL3
RW
UNK
32
B2.96 Translation Control Register, EL3
MAIR_EL1
RW
UNK
64
B2.77 Memory Attribute Indirection Register, EL1
AMAIR_EL1
RW
0x0000000000000000
64
B2.25 Auxiliary Memory Attribute Indirection Register, EL1
MAIR_EL2
RW
UNK
64
B2.78 Memory Attribute Indirection Register, EL2
AMAIR_EL2
RW
0x0000000000000000
64
B2.26 Auxiliary Memory Attribute Indirection Register, EL2
MAIR_EL3
RW
UNK
64
B2.79 Memory Attribute Indirection Register, EL3
B2 AArch64 system registers
B2.4 AArch64 Virtual memory control registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-366
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......