B2.11
AArch64 Reset registers
The following table shows the reset registers in AArch64 state.
Table B2-11 AArch64 reset management registers
Name
Type Reset
Width Description
RVBAR_EL3 RO
-
64
B2.88 Reset Vector Base Address Register, EL3
The reset value depends on the
RVBARADDR
signal.
RMR_EL3
RW
0x00000001
32
B2.87 Reset Management Register, EL3
B2 AArch64 system registers
B2.11 AArch64 Reset registers
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-375
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......