B2.48
Hypervisor Configuration Register, EL2
The HCR_EL2 characteristics are:
Purpose
Provides configuration control for virtualization, including whether various Non-secure
operations are trapped to EL2.
HCR_EL2 is part of the Hypervisor and virtualization registers functional group.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
RW RW
RW
Configurations
HCR_EL2[31:0] is architecturally mapped to AArch32 register HCR. See
HCR_EL2[63:32] is architecturally mapped to AArch32 register HCR2. See
Attributes
HCR_EL2 is a 64-bit register.
31
0
1
2
11
12
TRVM
RW
PTW
FMO
IMO
AMO
VF
VI
VSE
FB
BSU
DC
TWI
TWE
TID0
HCD
TDZ
TGE
TVM
TTLB
TPU
TSW
TACR
TIDCP
TSC
TID3
TID2
TID1
TPC
SWIO
VM
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13
10 9 8 7 6 5 4 3
RES
0
32
33
34
CD
ID
63
Figure B2-22 HCR_EL2 bit assignments
[63:34]
Reserved,
RES0
.
ID, [33]
B2 AArch64 system registers
B2.48 Hypervisor Configuration Register, EL2
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-433
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......