B2.57
AArch32 Instruction Set Attribute Register 0, EL1
The ID_ISAR0_EL1 characteristics are:
Purpose
Provides information about the instruction sets implemented by the processor in AArch32.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
RO
RO
RO
RO
RO
Configurations
ID_ISAR0_EL1 is architecturally mapped to AArch32 register ID_ISAR0. See
B1.74 Instruction Set Attribute Register 0
.
Attributes
ID_ISAR0_EL1 is a 32-bit register.
31
28 27
24 23
20 19
16 15
12 11
8 7
4 3
0
RES
0
Divide
Debug
Coproc
CmpBranch
Bitfield
BitCount
Swap
Figure B2-30 ID_ISAR0_EL1 bit assignments
[31:28]
Reserved,
RES0
.
Divide, [27:24]
Indicates the implemented Divide instructions:
0x2
•
SDIV
and
UDIV
in the T32 instruction set.
•
SDIV
and
UDIV
in the A32 instruction set.
Debug, [23:20]
Indicates the implemented Debug instructions:
0x1
BKPT
.
Coproc, [19:16]
Indicates the implemented Coprocessor instructions:
0x0
None implemented, except for separately attributed by the architecture including
CP15, CP14, Advanced SIMD and floating-point.
CmpBranch, [15:12]
Indicates the implemented combined Compare and Branch instructions in the T32 instruction
set:
0x1
CBNZ
and
CBZ
.
Bitfield, [11:8]
Indicates the implemented bit field instructions:
B2 AArch64 system registers
B2.57 AArch32 Instruction Set Attribute Register 0, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-455
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......