B2.67
AArch32 Processor Feature Register 0, EL1
The ID_PFR0_EL1 characteristics are:
Purpose
Gives top-level information about the instruction sets supported by the processor in AArch32.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
RO
RO
RO
RO
RO
Configurations
ID_PFR0_EL1 is architecturally mapped to AArch32 register ID_PFR0. See
Attributes
ID_PFR0_EL1 is a 32-bit register.
31
12 11
8 7
0
RES
0
State2
State1
16 15
4 3
State0
State3
Figure B2-40 ID_PFR0_EL1 bit assignments
[31:16]
Reserved,
RES0
.
State3, [15:12]
Indicates support for
Thumb Execution Environment
(T32EE) instruction set. This value is:
0x0
Processor does not support the T32EE instruction set.
State2, [11:8]
Indicates support for Jazelle. This value is:
0x1
Processor supports trivial implementation of Jazelle.
State1, [7:4]
Indicates support for T32 instruction set. This value is:
0x3
Processor supports T32 encoding after the introduction of Thumb-2 technology, and
for all 16-bit and 32-bit T32 basic instructions.
State0, [3:0]
Indicates support for A32 instruction set. This value is:
0x1
A32 instruction set implemented.
To access the ID_PFR0_EL1:
MRS <Xt>, ID_PFR0_EL1 ; Read ID_PFR0_EL1 into Xt
Register access is encoded as follows:
B2 AArch64 system registers
B2.67 AArch32 Processor Feature Register 0, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-475
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......