B2.82
Monitor Debug System Control Register, EL1
The MDSCR_EL1 characteristics are:
Purpose
Main control register for the debug implementation.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
RW
RW RW RW
RW
Configurations
MDSCR_EL1 is architecturally mapped to AArch32 register DBGDSCRext.
Attributes
MDSCR_EL1 is a 32-bit register.
31 30 29 28 27 26 25 24 23 22 21 20 19 18
16 15 14 13 12
RES0
11
7 6
RES0
5
1
SS
0
RES0
RXfull
TXfull
RES0
RXO
TXU
RES0
INTdis
TDA
RES0
RAZ/WI
ERR
TDCC
KDE
HDE
MDE
Figure B2-52 MDSCR_EL1 bit assignments
[31]
Reserved,
RES0
.
RXfull, [30]
Used for save/restore of EDSCR.RXfull
• When OSLSR_EL1.OSLK == 0 (the OS lock is unlocked), this bit is RO, and software must
treat it as UNK/SBZP.
• When OSLSR_EL1.OSLK == 1 (the OS lock is locked), this bit is RW.
TXfull, [29]
Used for save/restore of EDSCR.RXfull
• When OSLSR_EL1.OSLK == 0 (the OS lock is unlocked), this bit is RO, and software must
treat it as UNK/SBZP.
• When OSLSR_EL1.OSLK == 1 (the OS lock is locked), this bit is RW.
[28]
Reserved,
RES0
.
B2 AArch64 system registers
B2.82 Monitor Debug System Control Register, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-506
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......