B2.89
Secure Configuration Register, EL3
The SCR_EL3 characteristics are:
Purpose
Defines the configuration of the security state. SCR_EL3 specifies:
• Security state of EL0 and EL1, either Secure or Non-secure.
• Register width at lower exception levels.
• The exception level that the processor takes exceptions at, if an IRQ, FIQ, or external abort
occurs.
SCR_EL3 is part of the Security registers functional group.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
-
RW
RW
Configurations
SCR_EL3 is mapped to AArch32 register SCR. See
B1.104 Secure Configuration Register
.
Attributes
SCR_EL3 is a 32-bit register.
31
10 9 8 7 6
4 3 2 1 0
RES
0
SIF
HCE
RW
ST
EA
FIQ
IRQ
NS
RES
0
TWI
TWE
11
12
13
14
SMD
RES
1
5
Figure B2-60 SCR_EL3 bit assignments
[31:14]
Reserved,
RES0
.
TWE, [13]
Traps
WFE
instructions. The possible values are:
0 WFE
instructions are not trapped. This is the reset value.
B2 AArch64 system registers
B2.89 Secure Configuration Register, EL3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-522
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......