B2.91
System Control Register, EL2
The SCTLR_EL2 characteristics are:
Purpose
Provides top level control of the system, including its memory system at EL2.
SCTLR_EL2 is part of:
• The Virtual memory control registers functional group.
• The Hypervisor and virtualization registers functional group.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
RW RW
RW
Configurations
SCTLR_EL2 is architecturally mapped to AArch32 register HSCTLR. See
Attributes
SCTLR_EL2 is a 32-bit register.
31
0
EE
25
26
20
RES
1
19 18
12 11
2 1
4 3
WXN
I
C A M
SA
RES
0
30 29 28 27
RES
1
RES
0
24 23
RES
0
22 21
RES
0
17 16 15 14 13
RES
1
RES
0
RES
1
RES
0
10
6 5
RES
0
RES
1
RES
1
Figure B2-62 SCTLR_EL2 bit assignments
[31:30]
Reserved,
RES0
.
[29:28]
Reserved,
RES1
.
[27:26]
Reserved,
RES0
.
EE, [25]
Exception endianness. The possible values are:
0
Little endian.
1
Big endian.
The reset value depends on the value of the CFGEND configuration input.
[24]
Reserved,
RES0
.
[23:22]
Reserved,
RES1
.
[21:20]
Reserved,
RES0
.
B2 AArch64 system registers
B2.91 System Control Register, EL2
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-529
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......