B2.92
System Control Register, EL3
The SCTLR_EL3 characteristics are:
Purpose
Provides top level control of the system, including its memory system at EL3.
SCTLR_EL3 is part of the Virtual memory control registers functional group.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
-
RW
RW
Configurations
SCTLR_EL3 is mapped to AArch32 register SCTLR(S). See
B1.105 System Control Register
.
Attributes
SCTLR_EL3 is a 32-bit register.
31
0
RES
0
SA
WXN
EE
I
M
A
C
4 3 2
25
26
24
19
20
18
1
13 12 11
30 29 28 27
RES
1
RES
0
23 22 21
RES
0
RES
1
RES
0
17 16 15
RES
0
RES
1
RES
0
RES
1
10 9 8 7 6 5
RES
1
RES
0
RES
1
Figure B2-63 SCTLR_EL3 bit assignments
[31:30]
Reserved,
RES0
.
[29:28]
Reserved,
RES1
.
[27:26]
Reserved,
RES0
.
EE, [25]
Exception endianness. This bit controls the endianness for:
• Explicit data accesses at EL3.
• Stage 1 translation table walks at EL3.
The possible values are:
0
Little endian. This is the reset value.
1
Big endian.
[24]
Reserved,
RES0
.
[23:22]
Reserved,
RES1
.
[21:20]
Reserved,
RES0
.
B2 AArch64 system registers
B2.92 System Control Register, EL3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-532
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......