B2.105 Virtualization Translation Control Register, EL2
The VTCR_EL2 characteristics are:
Purpose
Controls the translation table walks required for the stage 2 translation of memory accesses from
Non-secure EL0 and EL1, and holds cacheability and shareability information for the accesses.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
-
-
RW RW
RW
Any of the bits in VTCR_EL2 are permitted to be cached in a TLB.
Configurations
VTCR_EL2 is architecturally mapped to AArch32 register VTCR. See
Attributes
VTCR_EL2 is a 32-bit register.
31
0
RES
0
5
6
7
8
9
10
11
12
13
14
15
16
17
TG0
ORGN0
IRGN0
18
19
PS
SH0
SL0
T0SZ
30
RES
1
Figure B2-76 VTCR_EL2 bit assignments
[31]
Reserved,
RES1
.
[30:19]
Reserved,
RES0
.
PS, [18:16]
Physical Address Size. The possible values are:
0b000
32 bits, 4GB.
0b001
36 bits, 64GB.
0b010
40 bits, 1TB.
All other values are reserved.
TG0, [15:14]
Granule size for the corresponding VTTBR_EL2.
0b00
4KB.
0b10
16KB.
0b01
64KB.
0b11
Reserved.
All other values are not supported.
B2 AArch64 system registers
B2.105 Virtualization Translation Control Register, EL2
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-556
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......