C8.6
External Debug Processor Feature Register
The EDPFR characteristics are:
Purpose
Provides additional information about implemented PE features in AArch64.
Usage constraints
This register is accessible as follows:
Default
RO
Configurations
The EDPFR is:
• Architecturally mapped to the AArch64 ID_AA64PFR0_EL1 register. See
Processor Feature Register 0, EL1
• EDPFR is in the Debug power domain.
Attributes
EDPFR is a 64-bit register.
RES0
63
28
GIC
27
24
AdvSIMD
23
20
FP
19
16
EL3
15
12
EL2
11
8
EL1
7
4
EL0
3
0
Figure C8-5 EDPFR bit assignments
[63:28]
Reserved,
RES0
.
GIC, [27:24]
System register GIC interface. Defined values are:
0x0
No System register interface to the GIC is supported.
0x1
System register interface to the GIC CPU interface is supported.
All other values are reserved.
AdvSIMD, [23:20]
Advanced SIMD. Defined values are:
0x0
Advanced SIMD is implemented.
0xF
Advanced SIMD is not implemented.
All other values are reserved.
FP, [19:16]
Floating-point. Defined values are:
0x0
Floating-point is implemented.
0xF
Floating-point is not implemented.
All other values are reserved.
EL3 handling, [15:12]
C8 Memory-mapped debug registers
C8.6 External Debug Processor Feature Register
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C8-653
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......