A4.8
Powering down the processor without system driven L2 flush
When powering down the processor, the PDMERCURY, PDL2, and PDCPU power domains are shut
down and all state is lost. In this section, the lead core is defined as the last core to switch off.
To power down the processor, apply the following sequence. For device powerdown, all operations on a
lead core must occur after the equivalent step on all non-lead cores.
Procedure
1. Ensure all non-lead cores are in shutdown mode, see
A4.6 Powering down an individual core
.
2. Follow steps
and
A4.6 Powering down an individual core
.
3. If the ACP interface is configured, ensure that any master connected to the interface does not send
new transactions, then assert
AINACTS
.
4. Clean and invalidate all data from the L2 Data cache.
5. Follow steps
to
A4.6 Powering down an individual core
.
6. In an ACE configuration, assert
ACINACTM
or, in a CHI configuration, assert
SINACT
. Then, wait
until the
STANDBYWFIL2
output is asserted to indicate that the L2 memory system is idle. All
Cortex
‑
A35 processor implementations contain an L2 memory system, including implementations
without an L2 cache. This applies to implementations that use the mini-SCU and implementations
that use the SCU.
7. Activate the cluster output clamps.
8. Remove power from the PDMERCURY and PDL2 power domains.
A4 Power Management
A4.8 Powering down the processor without system driven L2 flush
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
A4-67
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......