C11.23 Counter Control Register 1
The TRCCNTCTLR1 characteristics are:
Purpose
Controls the counter.
Usage constraints
Accepts writes only when the trace unit is disabled.
Configurations
Available in all configurations.
Attributes
See
RES
0
31
16 15 14
12 11
8 7 6
4 3
0
RES
0
RLDSEL
RES
0
CNTSEL
RLDSELF
CNTTYPE
17
18
CNTCHAIN
RLDTYPE
Figure C11-22 TRCCNTCTLR1 bit assignments
[31:18]
Reserved,
RES0
.
CNTCHAIN, [17]
Defines whether the counter decrements when the counter reloads. This enables two counters to
be used in combination to provide a larger counter:
0
The counter operates independently from the counter. The counter only decrements
based on CNTTYPE and CNTSEL.
1
The counter decrements when the counter reloads. The counter also decrements when
the resource selected by CNTTYPE and CNTSEL is active.
RLDSELF, [16]
Defines whether the counter reloads when it reaches zero:
0
The counter does not reload when it reaches zero. The counter only reloads based on
RLDTYPE and RLDSEL.
1
The counter reloads when it is zero and the resource selected by CNTTYPE and
CNTSEL is also active. The counter also reloads based on RLDTYPE and RLDSEL.
RLDTYPE, [15]
Selects the resource type for the reload:
0
Single selected resource.
1
Boolean combined resource pair.
[14:12]
Reserved,
RES0
.
RLDSEL, [11:8]
Selects the resource number, based on the value of RLDTYPE:
When RLDTYPE is 0, selects a single selected resource from 0-15 defined by bits[3:0].
When RLDTYPE is 1, selects a Boolean combined resource pair from 0-7 defined by bits[2:0].
C11 ETM registers
C11.23 Counter Control Register 1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C11-763
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......