Chapter A5
Cache Behavior and Cache Protection
This chapter describes the CPU and SCU cache protection features of the Cortex
‑
A35 processor.
It contains the following sections:
•
•
A5.2 Coherency between data caches with the MOESI protocol
•
A5.3 Cache misses, unexpected cache hits, and speculative fetches
•
•
A5.5 Invalidating or cleaning a cache
•
•
•
•
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
A5-77
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......