A.6
Generic Timer signals
The processor uses a standard set of signals for the Generic Timer.
Table A-7 Generic Timer signals
Signal
Direction Description
nCNTHPIRQ[CN:0]
Output
Hypervisor physical timer event.
nCNTPNSIRQ[CN:0]
Output
Non-secure physical timer event.
nCNTPSIRQ[CN:0]
Output
Secure physical timer event.
nCNTVIRQ[CN:0]
Output
Virtual physical timer event.
CNTCLKEN
Input
Counter clock enable.
This clock enable must be asserted one cycle before the
CNTVALUEB
bus.
CNTVALUEB[63:0]
Input
Global system counter value in binary format.
Related information
A2.4 About the Generic Timer
on page A2-47
A Signal Descriptions
A.6 Generic Timer signals
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
Appx-A-855
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......