Appendix B
AArch32 UNPREDICTABLE Behaviors
The cases in which the Cortex
‑
A35 processor implementation diverges from the preferred behavior
described in Armv8 AArch32
UNPREDICTABLE
behaviors.
It contains the following sections:
•
•
B.2 UNPREDICTABLE instructions within an IT Block
•
B.3 Load/Store accesses crossing page boundaries
•
B.4 Armv8 Debug UNPREDICTABLE behaviors
•
B.5 Other UNPREDICTABLE behaviors
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
Appx-B-881
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......