•
B2.78 ID_PFR1_EL1, AArch32 Processor Feature Register 1, EL1
•
B2.79 ID_PFR2_EL1, AArch32 Processor Feature Register 2, EL1
•
B2.80 LORC_EL1, LORegion Control Register, EL1
•
B2.81 LORID_EL1, LORegion ID Register, EL1
•
B2.82 LORN_EL1, LORegion Number Register, EL1
•
B2.83 MDCR_EL3, Monitor Debug Configuration Register, EL3
•
B2.84 MIDR_EL1, Main ID Register, EL1
•
B2.85 MPIDR_EL1, Multiprocessor Affinity Register, EL1
•
B2.86 PAR_EL1, Physical Address Register, EL1
•
B2.87 REVIDR_EL1, Revision ID Register, EL1
•
B2.88 RMR_EL3, Reset Management Register
•
B2.89 RVBAR_EL3, Reset Vector Base Address Register, EL3
•
B2.90 SCTLR_EL1, System Control Register, EL1
•
B2.91 SCTLR_EL2, System Control Register, EL2
•
B2.92 SCTLR_EL3, System Control Register, EL3
•
B2.93 TCR_EL1, Translation Control Register, EL1
•
B2.94 TCR_EL2, Translation Control Register, EL2
•
B2.95 TCR_EL3, Translation Control Register, EL3
•
B2.96 TTBR0_EL1, Translation Table Base Register 0, EL1
•
B2.97 TTBR0_EL2, Translation Table Base Register 0, EL2
•
B2.98 TTBR0_EL3, Translation Table Base Register 0, EL3
•
B2.99 TTBR1_EL1, Translation Table Base Register 1, EL1
•
B2.100 TTBR1_EL2, Translation Table Base Register 1, EL2
•
B2.101 VDISR_EL2, Virtual Deferred Interrupt Status Register, EL2
•
B2.102 VSESR_EL2, Virtual SError Exception Syndrome Register
•
B2.103 VTCR_EL2, Virtualization Translation Control Register, EL2
•
B2.104 VTTBR_EL2, Virtualization Translation Table Base Register, EL2
B2 AArch64 system registers
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-125
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......