Table B2-1 Registers with implementation defined bit fields (continued)
Name
Op0 CRn Op1 CRm Op2 Width Description
ID_DFR0_EL1
3
c0
0
c1
2
32
B2.64 ID_DFR0_EL1, AArch32 Debug Feature Register 0, EL1
ID_ISAR0_EL1
3
c0
0
c2
0
32
B2.65 ID_ISAR0_EL1, AArch32 Instruction Set Attribute
Register 0, EL1
ID_ISAR1_EL1
3
c0
0
c2
1
32
B2.66 ID_ISAR1_EL1, AArch32 Instruction Set Attribute
Register 1, EL1
ID_ISAR2_EL1
3
c0
0
c2
2
32
B2.67 ID_ISAR2_EL1, AArch32 Instruction Set Attribute
Register 2, EL1
ID_ISAR3_EL1
3
c0
0
c2
3
32
B2.68 ID_ISAR3_EL1, AArch32 Instruction Set Attribute
Register 3, EL1
ID_ISAR4_EL1
3
c0
0
c2
4
32
B2.69 ID_ISAR4_EL1, AArch32 Instruction Set Attribute
Register 4, EL1
ID_ISAR5_EL1
3
c0
0
c2
5
32
B2.70 ID_ISAR5_EL1, AArch32 Instruction Set Attribute
Register 5, EL1
ID_ISAR6_EL1
3
c0
0
c2
7
32
B2.71 ID_ISAR6_EL1, AArch32 Instruction Set Attribute
Register 6, EL1
ID_MMFR0_EL1
3
c0
0
c1
4
32
B2.72 ID_MMFR0_EL1, AArch32 Memory Model Feature
Register 0, EL1
ID_MMFR1_EL1
3
c0
0
c1
5
32
B2.73 ID_MMFR1_EL1, AArch32 Memory Model Feature
Register 1, EL1
ID_MMFR2_EL1
3
c0
0
c1
6
32
B2.74 ID_MMFR2_EL1, AArch32 Memory Model Feature
Register 2, EL1
ID_MMFR3_EL1
3
c0
0
c1
7
32
B2.75 ID_MMFR3_EL1, AArch32 Memory Model Feature
Register 3, EL1
ID_MMFR4_EL1
3
c0
0
c2
6
32
B2.76 ID_MMFR4_EL1, AArch32 Memory Model Feature
Register 4, EL1
ID_PFR0_EL1
3
c0
0
c1
0
32
B2.77 ID_PFR0_EL1, AArch32 Processor Feature Register 0,
EL1
ID_PFR1_EL1
3
c0
0
c1
1
32
B2.78 ID_PFR1_EL1, AArch32 Processor Feature Register 1,
EL1
ID_PFR2_EL1
3
c0
0
c3
4
32
B2.79 ID_PFR2_EL1, AArch32 Processor Feature Register 2,
EL1
ID_AA64DFR0_EL1
3
c0
0
c5
0
64
B2.54 ID_AA64DFR0_EL1, AArch64 Debug Feature Register 0,
EL1
ID_AA64ISAR0_EL1
3
c0
0
c6
0
64
B2.56 ID_AA64ISAR0_EL1, AArch64 Instruction Set Attribute
Register 0, EL1
ID_AA64ISAR1_EL1
3
c0
0
c6
1
64
B2.57 ID_AA64ISAR1_EL1, AArch64 Instruction Set Attribute
Register 1, EL1
ID_AA64MMFR0_EL1 3
c0
0
c7
0
64
B2.58 ID_AA64MMFR0_EL1, AArch64 Memory Model Feature
Register 0, EL1
ID_AA64MMFR1_EL1 3
c0
0
c7
1
64
B2.59 ID_AA64MMFR1_EL1, AArch64 Memory Model Feature
Register 1, EL1
B2 AArch64 system registers
B2.2 AArch64 architectural system register summary
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-129
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......